Design Verification Engineer
G-Research
- +2
- +3
- London, England, United Kingdom
- +2
- +3
- London, England, United Kingdom
About
Developing assertion based formal verification
Developing co-simulation environments to verify between C/C++ models and RTL modules
Writing test plans, creating test bench specifications and analysing code coverage plans
Implementing constrained-random sequences, agents and environments using the UVM methodology
Developing and maintaining complex verification environments using different methodologies, such as UVM and SV
Who are we looking for? We are looking for an engineer with extensive experience of large FPGA and ASIC design to join our Software Engineering function. The ideal candidate will have the following skills and experience: Knowledge of industry-standard interfaces, such as Avalon and AXI
Experience with industry-standard build tools, including version control
Knowledge of QuestaSim environment
Must have extensive experience with large FPGA/ASIC designs
A background in fintech would also be beneficial
Why should you apply? Highly competitive compensation plus annual discretionary bonus
Lunch provided (via Just Eat for Business) and dedicated barista bar
35 days’ annual leave
9% company pension contributions
Informal dress code and excellent work/life balance
Comprehensive healthcare and life assurance
Cycle-to-work scheme
Monthly company events
. #J-18808-Ljbffr
Nice-to-have skills
- C
- C++
- FPGA
Work experience
- System Engineer
- IT Consultant
Languages
- English
Notice for Users
This job comes from a TieTalent partner platform. Click "Apply Now" to submit your application directly on their site.