This job offer is no longer available
Google Inc.
Senior RTL Design Engineer, Core IP, Silicon
- +3
- +5
- California, United States
- +3
- +5
- California, United States
About
Apply Bachelor's degree in Electrical Engineering, Computer Science, or equivalent practical experience. 10 years of work experience in RTL design. Experience with ASIC design methodologies for clock domain checks and reset checks. Experience in RTL coding using System Verilog/Verilog. Preferred qualifications:
Master's degree or PhD in Electrical Engineering or Computer Science. Experience in area, power, and performance design optimization. Experience implementing Machine Learning Accelerators, Camera ISP image processing IP, or other multimedia IPs such as Display or Video Codec. Experience in scripting languages, C/C++ programming, and software design skills. About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. Google's mission is to organize the world's information and make it universally accessible and useful. Our Devices & Services team combines the best of Google AI, Software, and Hardware to create radically helpful experiences for users. We research, design, and develop new technologies and hardware to make our user's interaction with computing faster, seamless, and more powerful. Whether finding new ways to capture and sense the world around us, advancing form factors, or improving interaction methods, the Devices & Services team is making people's lives better through technology. Responsibilities
Provide microarchitecture definition for Core IP hardware designs and subsystem/ASIC top-level integration. Define and develop Register-Transfer Level (RTL) implementations that meet power, performance, and area goals. Perform RTL coding, function/performance simulation debug, and checks such as Lint/CDC/FV/UPF. Participate in synthesis, timing/power closure, and FPGA/silicon bring-up. Participate in test planning and coverage analysis of the sub-system and chip-level verification. Create tools/scripts to automate tasks and track progress. Collaborate with multi-disciplined and multi-site teams in RTL design, verification, or architecture/micro-architecture planning. Google is proud to be an equal opportunity and affirmative action employer. We are committed to building a workforce that is representative of the users we serve, creating a culture of belonging, and providing equal employment opportunities regardless of race, creed, color, religion, gender, sexual orientation, gender identity/expression, national origin, disability, age, genetic information, veteran status, marital status, pregnancy or related conditions, or any other legally protected basis. English proficiency is required for all roles unless otherwise specified, to facilitate global collaboration. To all recruitment agencies: Google does not accept agency resumes. Please do not forward resumes to our jobs alias, Google employees, or any other organization location. Google is not responsible for any fees related to unsolicited resumes.
#J-18808-Ljbffr
Nice-to-have skills
- C
- C++
- Machine Learning
- Software Design
- Verilog
Work experience
- Embedded
- Hardware
- Electronics Engineering
Languages
- English
Notice for Users
This job was posted by one of our partners. You can view the original job source here.